

# MIPS SIMULATOR

Submitted by
Nour El din Osama 16p6043
Youssef Khaled Hussein 16p6040
Mohamed Sameh Abd el hakim 16p3061



MAY 9, 2018
Submitted to
Dr. Cherif Salama
Engineer Ahmed Fathy

# Table of Contents

| 1.   | Introduction                                                     | 1  |
|------|------------------------------------------------------------------|----|
| 2.   | Description                                                      | 1  |
| 3.   | BONUS Features                                                   | 1  |
| 4.   | Extensions                                                       | 2  |
| 5.   | Datapath                                                         | 3  |
| 6.   | Truth Table                                                      | 4  |
| 7.   | User Guide                                                       | 5  |
| 8.   | Work Load                                                        | 10 |
| 9.   | Appendix A                                                       | 11 |
| 10.  | Appendix B                                                       | 17 |
|      |                                                                  |    |
| Tab  | ole of Figures                                                   |    |
| Figu | re 1 datapath used by simulator                                  | 3  |
| Tabl | le 1 the truth table of the control unit                         | 4  |
| Figu | re 2 program main buttons                                        | 5  |
| Figu | re 3 manually inserting data into data memory                    | 5  |
| Figu | re 4 memory panel layout                                         | 6  |
| Figu | re 5 text area                                                   | 6  |
| Figu | re 6 wire values label                                           | 7  |
| Figu | re 7 the different values of data during each cycle              | 7  |
| Figu | re 8 the next button function                                    | 8  |
| Figu | re 9 the memory update mechanism                                 | 8  |
| Figu | re 10 indicates how loads from memory works                      | 9  |
| _    | re 11 different number format of wire values                     |    |
| Figu | re 12 the first 12 bits of the logic circuit of the control unit | 17 |
| Figu | re 13 the last 4 bits of the logic circuit of the control unit   | 17 |

#### 1. Introduction

This report will discuss a software program which is used to implement low-level MIPS data path (simple data path) but it also has some additional features and some changes had to be made to the path for all implemented functions to work but they will be discussed later on, the program simulates the whole data path.

#### 2. Description

This simulator was implemented by doing a one to one representation of the hardware components into **Java** classes in such a way that every component in the datapath (**register file, ALU, etc..**) has a class that does the same function as in the circuit.

There is a class named **Wire** that represent the values propagated through wires, and another class named Processor that is responsible for integrating all those components into a functional module.

Another class **StringToInt** is responsible for translating assembly language into machine code is added to the **processor** module

Processor module is then embedded into the GUI class to create the interface that the user sees.

#### 3. BONUS Features

The Bonus features implemented are:

- 1. Graphical User Interface
- 2. The extra instructions requested (all instructions except pseudo-instructions are supported).
- 3. The Assembler
- 4. Including 6 C functional programs and their mips equivalent (Appendix A)

#### 4. Extensions

- New wires were added:
  - One to know what load from the memory, word, half-word, or byte, this wire comes from the control unit to the memory unit
  - o Another one was added to the alu control in case of the jr instruction as it is an R-type instruction so the control can't determine it
  - One last wire was added to the control unit in case of jal instruction to make saving of address possible in the \$ra register.
- New muxes were added to the data path:
  - o jr mux
  - o 2 jal muxes
- ALUOP had to become 4 bits to support the extra instructions
- ALU control added a new value for bne

# 5. Datapath



Figure 1 datapath used by simulator

# 6. Truth Table

The logic diagram is in (Appendix B)

Table 1 the truth table of the control unit

| Opcode | RegDs | Jump | Branch | MemRead | MemToReg | AluOp | MemWri | AluSrc | RegWrite | LoadType | JAL |
|--------|-------|------|--------|---------|----------|-------|--------|--------|----------|----------|-----|
|        | t     |      |        |         |          |       | te     |        |          |          |     |
| 000000 | 1     | 0    | 0      | 0       | 0        | 0010  | 0      | 0      | 1        | X        | 0   |
| 001111 | 0     | 0    | 0      | 0       | 0        | 0100  | 0      | 1      | 1        | X        | 0   |
| 100011 | 0     | 0    | 0      | 1       | 1        | 0000  | 0      | 1      | 1        | 000      | 0   |
| 101011 | Χ     | 0    | 0      | 0       | X        | 0000  | 1      | 1      | 0        | 000      | 0   |
| 000100 | X     | 0    | 1      | 0       | X        | 0001  | 0      | 0      | 0        | Χ        | 0   |
| 000010 | X     | 1    | 0      | 0       | X        | Χ     | 0      | Χ      | 0        | X        | 0   |
| 000011 | Χ     | 1    | 0      | 0       | X        | Χ     | 0      | Χ      | 1        | Χ        | 1   |
| 001000 | 0     | 0    | 0      | 0       | 0        | 0000  | 0      | 1      | 1        | Χ        | 0   |
| 100000 | 0     | 0    | 0      | 1       | 1        | 0000  | 0      | 1      | 1        | 011      | 0   |
| 100100 | 0     | 0    | 0      | 1       | 1        | 0000  | 0      | 1      | 1        | 100      | 0   |
| 101000 | Χ     | 0    | 0      | 0       | Χ        | 0000  | 1      | 1      | 0        | 100      | 0   |
| 100001 | 0     | 0    | 0      | 1       | 1        | 0000  | 0      | 1      | 1        | 001      | 0   |
| 100101 | 0     | 0    | 0      | 1       | 1        | 0000  | 0      | 1      | 1        | 010      | 0   |
| 101001 | Χ     | 0    | 0      | 0       | X        | 0000  | 1      | 1      | 0        | 010      | 0   |
| 001010 | 0     | 0    | 0      | 0       | 0        | 0011  | 0      | 1      | 1        | Χ        | 0   |
| 001001 | 0     | 0    | 0      | 0       | 0        | 0101  | 0      | 1      | 1        | Χ        | 0   |
| 001100 | 0     | 0    | 0      | 0       | 0        | 0110  | 0      | 1      | 1        | Χ        | 0   |
| 001101 | 0     | 0    | 0      | 0       | 0        | 0111  | 0      | 1      | 1        | Χ        | 0   |
| 000101 | Χ     | 0    | 1      | 0       | X        | 1111  | 0      | 0      | 0        | Χ        | 0   |

#### 7. User Guide



Figure 2 program main buttons



Figure 3 manually inserting data into data memory





Figure 5 text area





Figure 7 the different values of data during each cycle





Figure 9 the memory update mechanism



Figure 10 indicates how loads from memory works



Figure 11 different number format of wire values

## 8. Work Load

## the project had 4 main areas:

- 1. The GUI handled by Nour El din Osama
- 2. The Assembler handled by Mohamed Sameh
- 3. The control values and extra instructions handled by Youssef Khaled
- 4. The implementation of individual components and this report were fairly distributed on the three of us

## 9. Appendix A

This appendix has a list of functional c programs and their equivalent mips programs for reference.

#### Program 1: recursive factorial function

```
#include<iostream>
 1
 2
     using namespace std;
 3 ☐ int fact(int n){
         if (n < 2)
 4
 5
             return 1;
         else
 6
             return n * fact( n - 1);
 7
 8
 9 ⊟void main(){
         int m = fact(5);
10
11 | }
```



#### Program 2: recursive Fibonacci calculator

```
#include<iostream>
 1
 2
     using namespace std;
 3 □ int fib(int n){
 4
         if(n > 1)
 5
             return fib(n-1)+fib(n-2);
         else if (n == 0)
 6
 7
             return 0;
         else if(n == 1)
 8
 9
             return 1;
10
11 ⊟ void main(){
         int m = fib (5);
12
13
```



#### Program 3: recursive Euclidian HCF calculator

```
1
     #include<iostream>
 2
     using namespace std;
   ⊟int euclid(int a, int b){
         if ( a == b )
 4
 5
             return a;
         else if (a < b)
 6
             return euclid(a, b-a);
 7
 8
         else
             return euclid(a-b,b);
 9
10
   ⊡void main(){
11
         int m = euclid(87,29);
12
13
         cout<<m;
14
         cin>>m;
15
```



## Program 4: sum of a range of numbers from a to b such that a < b

```
#include<iostream>
  2
         using namespace std;
     ⊟int rangeSum(int a, int b){
  4
                int sum = 0;
 5
                for (int i = a; i < 1+b; i++)
  6
                       sum = sum + i;
  7
                return sum;
  8
  9
     □ void main(){
                int m = rangeSum(5,10);
10
11
                cout<<m;
12
                cin>>m;
13
*
                                                             ×
                                                                        C output
                          Add to Memory Clear Memory Compile Run Next Step
 PC pointer
                                                                        C +4 adder output
          addi $t0, $0, 0
addi $t1, $a1, 1
                 beq $a0, $t1, exit
add $t0, $t0, $a0
addi $a0, $a0, 1
j loop
                                                                       RegDestination Mux output
                 add $v0, $t0, $0
jr $ra
                                                                       Shift 2 Output
                                                                        Target address adder
                                                                        unction Code Of instruction
                                                                                                             65011720
                                                                        ead data 1
```

Address in Hexdecimal Memory Wires

Decimal

HexBinary

Alu Output Zero Flag Data Memory OutPut

MemToReg Mux output

#### Program 5: determines minimum element in an array

```
#include<iostream>
     using namespace std;
 2
 ∃ int arrayMin(int* a, int n){
         int min = *a;
 4
         for(int *i = a + 1; i < a+n; i++)</pre>
 5
             if (*i < min)</pre>
 6
                 min = *i;
 7
 8
         return min;
 9
10
int arr[] = {-5, 6, -9, 10, -20};
12
13
         int m = arrayMin(arr,5);
14
         cout<<m;
15
         cin>>m;
    }
16
```



#### Program 6: determines sum of array elements

```
#include<iostream>
 2
     using namespace std;
   ⊟int arraySum(int* a, int n){
 3
         int sum = 0;
 4
         for(int *i = a;i < a+n;i++){</pre>
 5
 6
              sum = sum + *i;
 7
 8
         return sum;
 9
10
     }
   _void main(){
11
         int arr[] = \{1,2,3,4,5\};
12
         int m = arraySum(arr,5);
13
14
         cout<<m;
15
         cin>>m;
16
     }
```



## 10. Appendix B

This appendix has the logic diagram needed for the control unit



Figure 13 the first 12 bits of the logic circuit of the control unit



Figure 12 the last 4 bits of the logic circuit of the control unit